<span id="page-0-0"></span>

Application note

## Using the hardware real-time clock (RTC) and the tamper management unit (TAMP) with STM32 microcontrollers

## **Introduction**

A real-time clock (RTC) is a computer clock that tracks the current time. Although the RTCs are often used in personal computers, servers and embedded systems, they are also present in almost any electronic device that requires an accurate time keeping. The microcontrollers supporting the RTC can be used for chronometers, alarm clocks, watches, small electronic agendas, and many other devices.

This application note describes the RTC features and how to configure it to implement several use cases such as calendar, alarm, wakeup, timestamp, tamper detection, or calibration.

Depending on the RTC type, the product documentation may refer to an independent TAMP that is also detailed in this application note.

Software examples are then detailed in this document to show how to use the RTC in the low-power modes, and how to ensure the tamper detection and timestamp while the main supply is switched off and the MCU is supplied by an alternate battery. Other examples are also presented to illustrate the following features: smooth calibration, synchronization, reference clock detection and internal tamper.

The dedicated software is provided through the X-CUBE-RTC Expansion Package delivered with this application note. This software contains the source code of these examples and all the embedded software modules required to run the examples. In this document, the STM32 microcontroller terminology applies to the products listed in the table below.

#### **Table 1. Applicable products**



## <span id="page-1-0"></span>**1 Overview of the STM32 MCUs advanced RTC**

The RTC is embedded in STM32 Arm® Cortex®-based MCUs.

*Note: Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.*

arm

The RTC provides a full-featured calendar, alarm, periodic wakeup unit, digital calibration, synchronization, timestamp, and advanced tamper detection.

The RTC features and their implementation can be significantly different (regarding the registers map for example) depending on the product. Two RTC types, RTC2 and RTC3, are distinguished and characterized in the table below. These types affect the information presented in the rest of this application note.



## **Table 2. RTC/TAMP types**

#### **AN4759 Overview of the STM32 MCUs advanced RTC**

<span id="page-2-0"></span>

*1. Depending on devices, other resources can also be erased.*

The RTC acts as an independent binary-coded decimal (BCD) timer/counter. For the RTC3 type, a binary and a mixed (both binary and BCD) modes are available.

A given feature can be available for a RTC type but not implemented on all products (see [Table 4](#page-3-0) and [Table 5](#page-5-0) for more details).

The table below specifies which RTC type is implemented on which product.

#### **Table 3. RTC type on STM32 MCUs**



<span id="page-3-0"></span>

## **2 Advanced RTC features**

The following tables summarize the RTC features available on each STM32 MCU.

#### **STM32L1**  $STM32L4^{(1)} - STM32L4+^{(2)}$ **STM32L4[\(1\)](#page-4-0) - STM32L4+[\(2\)](#page-4-0) STM32H72/H73/H74/H75 STM32H72/H73/H74/H75 STM32F3 STM32L0 STM32WB STM32F0 STM32F2 STM32F4 STM32F7 Cat. 2/3/4/5/6 Features Cat. 1** RTC clock source (LSE, LSI, HSE with<br>prescaler) prescaler) <sup>X</sup> Asynchronous (number of bits) X (7) Prescalers Synchronous (number of bits)  $X(15)$  X X X X X X  $X$ <br>(15)  $X(15)$   $X_{15}$ X (15) (15) (13) (15) (15) (15) (15) (13) 12 h/24 h format X X X X X X X X X X X Hour, minute, Time di, mindic, x x x x x x x x x x x x x x x x **Calendar** Subsecond X N/A X X X X X N/A X X X Date X X X X X X X X X X X Daylight operation  $X \mid X \mid X$ Bypass shadow registers X N/A X X X X X N/A X X X  $\vee_{\mathsf{BAT}}$  mode  $\begin{array}{|c|c|c|c|c|c|}\hline \times&\times&\times&\times&\times&\times\mathsf{N/A} &\mathsf{N/A} &\mathsf{N/A} &\times&\times&\times\mathsf{X} \hline \end{array}$ Alarm A X X X X X X X X X X X Alarms available Alarm B N/A X X X X X X X X X X 12 h/24 h format X X X X X X X X X X X Alarm Hour, minute Time second X X X X X X X X X X X X X X X Subsecond X N/A X X X X X N/A X X X Date or week day  $X \mid X \mid X$ Configurable input mapping  $X \mid X \mid X \mid X \mid X \mid X \mid X \mid N/A \mid N/A \mid X \mid X \mid X$ Configurable edge detection  $X \mid X \mid X$ Tamper detection Tamper detection Configurable level detection (filtering, sampling and precharge configuration  $\mathsf X$   $\mid$  N/A  $\mid$   $\mathsf X$   $\mid$   $\mathsf X$   $\mid$   $\mathsf X$   $\mid$   $\mathsf X$   $\mid$   $\mid$   $\mathsf X$ on tamper input) Number of tamper inputs  $2^{(3)}$  $(3)$  2 2 2 3 3 3 4 3 3 3 3 Number of tamper events 0 1 2 2 3 3 3 1 3 3 3

 $V_{BAT}$  mode pins (inputs) 1 1 1 2 2 N/A N/A  $3$  3 3

#### **Table 4. Advanced features for RTC2 type**

<span id="page-4-0"></span>



*1. Except STM32L41/42xxx.*

*2. Except STM32L4P5/Q5 line.*

*3. 3 inputs for STM32F07/F09x.*

*4. Thanks to timestamp on tamper event.*

*5. Obsolete, replaced by smooth calibration.*

*6. Only 20 for Cat 2.*

*7. 32 for STM32L4R/4S line.*

### **Table 5. Advanced features of RTC3 type**

<span id="page-5-0"></span>



 $\sqrt{2}$ 



<span id="page-7-0"></span>



*1. Erasing part of SRAM is also possible.*

- *2. Erasing of part of SRAM, caches and cryptographic registers is also possible.*
- *3. Filtering, sampling and precharge configuration, internal pull-up.*
- *4. Only two for STM32L4 devices.*
- *5. Depends on device category.*
- *6. This feature is not available for STM32H503.*

## **2.1 RTC calendar**

A calendar keeps track of the time (hours, minutes and seconds) and date (day, week, month, year). The RTC calendar offers the following features to easily configure and display the calendar data fields:

- Calendar with subseconds (not programmable), seconds, minutes, hours (12 h/24 h format), day of the week (day), day of the month (date), month, year
- Calendar in BCD format
- Automatic management of 28-, 29- (leap year), 30-, and 31-day months
- Daylight saving time adjustment programmable by software

#### **Figure 1. RTC calendar fields**

<span id="page-8-0"></span>

Note: RTC\_DR and RTC\_TR are RTC date and time registers. RTC\_SSR (subsecond) gives the value of the synchronous prescaler counter (read only).<br>In binary mode (when available), RTC\_SSR is not the value of the synchronous pr

### **2.1.1 Software calendar**

A software calendar is a software counter (usually 32-bit long) that represents the number of seconds. The software routines convert the counter value to hours, minutes, day of the month, day of the week, month and year. This data can be converted to BCD format and displayed on a standard LCD. Conversion routines use a significant program memory space and are CPU-time consuming, that may be critical in certain real-time applications.

### **2.1.2 RTC hardware calendar**

When using the RTC calendar, the software conversion routines are no longer needed because their functions are performed by hardware.

The STM32 RTC calendar is provided in BCD format. This avoids binary to BCD software conversion routines, that save system resources.

#### **Figure 2. Example of calendar displayed on an LCD**

09:40:28:09 PM **SUN AUG 23 2015** 

<span id="page-9-0"></span>

#### **2.1.3 Initialize the calendar**

the table below describes the steps required to correctly configure the calendar time and date.



#### **Table 6. Steps to initialize the calendar**

### **2.1.4 RTC clock configuration**

#### **RTC clock source**

The RTC calendar can be driven by one of three possible clock sources LSE, LSI or HSE.

If the HSE is selected, a prescaler must be selected. The user can refer to the product reference manual to know its possible values and configurations.

Moreover, the choice of the RTC clock source is done thanks to the RTCSEL[1:0] in a RCC register. This register depends on the product and this information can also be found in the product reference manual.

#### **How to adjust the RTC calendar clock**

The RTC features several prescalers that allow delivering a 1 Hz clock to the calendar unit, regardless of the clock source.

<span id="page-10-0"></span>

For the RTC3 type, the BCD or mixed mode is considered. In binary mode (available only on RTC3), the calendar is not functional.

**Figure 3. Prescalers from RTC clock source to calendar unit**



*Important: The calendar unit is linked to ck\_spre but belongs to the ck\_apre (asynchronous prescaler) clock domain. The choice of ck\_apre can help to optimize power consumption.*

The formula to calculate ck\_spre is:

$$
ck\_spre = \frac{RTCCLK}{(PREDIV_A + 1) \times (PREDIV_S + 1)}
$$

where:

- RTCCLK is any clock source (HSE\_RTC, LSE or LSI).
- PREDIV A is any number from 1 to 127.
- PREDIV\_S is any number from 0 to 32767.

The table below shows several ways to obtain the calendar clock ck\_spre = 1 Hz.

Other PREDIV\_A[6:0]/PREDIV\_S[14:0] values are possible. The user must always prefer the combination where PREDIV A[6:0] is the highest for the needed accuracy and for lower consumption.

#### **Table 7. Calendar clock ck\_spre= 1 Hz with various clock source**



#### **2.1.5 Calendar firmware examples**

The RTC comes with a set of example projects so that the user can quickly become familiar with this peripheral. Refer to the X-CUBE-RTC Expansion Package for a complete projects list.

For example, the user can find the following projects concerning calendar:

- For the NUCLEO-L412RB-P equipped with an RTC3:
	- STM32Cube\_FW\_L4\_Vx.y.z\Projects\NUCLEO-L412RB-P\Examples\RTC\RTC\_Calendar
	- STM32Cube\_FW\_L4\_Vx.y.z\Projects\NUCLEO-L412RB-P\Examples\_LL\RTC\RTC\_Calendar
- For the P-NUCLEO-WB55 equipped with an RTC2:
	- STM32Cube\_FW\_WB\_Vx.v.z\Projects\P-NUCLEO-WB55.Nucleo\ Examples\_LL\RTC\RTC\_Calendar\_Init

If one example is not available in the X-CUBE-RTC for a given STM32 MCU, the user can adapt it.

## <span id="page-11-0"></span>**2.2 Binary and mixed modes (RTC3 only)**

For the RTC3 type, a binary mode is available. In this mode, the time and date BCD calendar are disabled but the RTC sub‑second register (SSR) is extended to 32 bits (16 bits in normal mode) and is used as a binary down-counter.

Thanks to this feature, a 32-bit counter is available in low-power mode (modes compatibilities are the same than for the other RTC features) and a BCD-to-binary conversion is no more needed (when required by an application). The binary mode implementation is simple:

- 1. Initialization: Set INIT = 1 in RTC\_ICSR and wait for INITF to be set.
- 2. Define the asynchronous prescaler value in RTC\_PRER to clock the binary counter.
- 3. Set BIN[1:0] = 01 in RTC\_ICSR: the RTC\_SSR register is initialized to 0xFFFF FFFF.
- 4. After exiting initialization (INIT bit cleared), the counter start to count down from the RTC\_SSR initial value.
- 5. The counter is clocked by the RTC asynchronous prescaler output. When it reaches 0, it is reloaded with 0xFFFF FFFF.

In binary mode, the RTC\_ALRABINR register is used to program the subsecond field of the alarm.

The mixed mode (also offered by RTC3 type) allows both the 32-bit binary down-counter and the BCD calendar. In this mode, the user can choose when the calendar is incremented by 1 second with BCDU[2:0] in RTC\_ICSR. These bits code how many least significant bits from SSR (subsecond register) need to be at 0 for the calendar to be incremented by 1 second.

A shadow register exists for RTC\_SSR. It can be bypassed when BYPSHAD = 1 in RTC\_CR. See [Section 2.13.3](#page-31-0) for more details on BYPSHAD use and associated cautions to take.

## **2.3 RTC alarms**

#### **2.3.1 RTC alarm configuration**

The RTC embeds two equivalent alarms: alarm A and alarm B. An alarm can be generated at a given time or/and date programmed by the user. The RTC provides a rich combination of alarm settings, and offers many features to make them easy to configure and display.

Each alarm unit provides the following features:

- Fully programmable alarm: subsecond, second, minute, hour and date fields can be independently selected or masked to provide a rich combination of alarms.
- The device can be wake up from low-power modes when the alarm occurs.
- The alarm event can be routed to a specific output pin with configurable polarity.
- Dedicated alarm flags and interrupt are available.



#### **Figure 4. Alarm A fields**

Notes: . Sames fields are available in RTC\_ALRMAR and RTC\_ALRMBR registers.

. Sames fields are available in RTC\_ALRMASSR and RTC\_ARRMBSSR registers. . Maskx are RTC\_ALRMAR (resp. RTC\_ALRMBR) bits used to enable/disable the RTC\_ALRMAR (resp. RTC\_ALRMBR) fields.

. Mask ss bits are available in RTC\_ALRMASSR and RTC\_ALRMBSSR.

<span id="page-12-0"></span>The time configuration bitfields of the alarm configuration register are mapped into the same bit offsets as those on the RTC\_TR time register, for easier software manipulation. When the RTC time counter reaches the value programmed in the alarm register, a flag is set to indicate that an alarm event occurred (ALRAF‑or‑ALRBF‑in‑RTC\_SR).

The RTC alarm can be configured by hardware to generate different types of alarms. For more details, refer to Table 9.

#### *2.3.1.1 Program the alarm*

The table below describes the steps required to configure alarm A.

#### **Table 8. Steps to confirm alarm A**



*1. Respectively ALRBE for alarm B.*

*2. RTC alarm registers can only be written when the corresponding RTC alarm is disabled, or during RTC initialization mode.*

*3. Only required for RTC2 type.*

- *4. Resp. ALRBWF for alarm B. ALRAWF and ALRBWF does not exist on RTC3 type.*
- *5. Respectively RTC\_ALRMBR for alarm B.*
- *6. As an example, if the alarm is configured to occur at 3:00:00 PM, the alarm does not occur even if the calendar time is 15:00:00, because the RTC calendar is 24-hour format and the alarm is 12-hour format.*

*7. Respectively ALRBE for alarm B.*

#### *2.3.1.2 Configure the alarm behavior using the MSKx bits*

The alarm behavior can be configured using the MSKx bits  $(x = 1, 2, 3, 4)$  of RTC\_ALRMAR for alarm A (RTC\_ALRMBR for alarm B). The table below shows all possible alarm settings.



#### **Table 9. Alarm combinations**

<span id="page-13-0"></span>

#### **Example**

To configure the alarm time to 23:15:07 on Monday assuming WDSEL = 1, configure all MSKx to zero with  $DU[3:0] = 0001$  (Monday), HT[1:0] = 10, HU[3:0] = 0011, MNT[2:0] = 001, MNU[3:0] = 0101, ST[2:0] = 000, SU[3:0] = 0111 (23:15:07), PM = 0 (24h format) in RTC\_ALRMAR (resp. RTC\_ALRMBR) .

When WDSEL = 0, an alarm occurs on the day number specified in DT and DU bitfields in RTC\_ALRMxR, instead of the day of the week. To get this alarm once a month at 23:15:07, on the  $14<sup>th</sup>$  day, RTC\_ALRMxR bitfields must be set as follows: all MSKx = 0, WDSEL = 0, DTI1:01 = 01, DUI3:01 = 0100, HTI1:01 = 10, HUI3:01 = 0011,  $MNT[2:0] = 001$ ,  $MNU[3:0] = 0101$ ,  $ST[2:0] = 000$ ,  $SU[3:0] = 0111$ ,  $PM = 0$ .

**Caution:** If the second field is selected (MSK1 reset in RTC\_ALRMAR or RTC\_ALRMBR), the synchronous prescaler division factor PREDIV\_S[14:0] (set in RTC\_PRER) must be at least 3 to ensure a correct behavior.

### **2.3.2 Alarm subsecond configuration**

Only RTC3 type with BCD or mixed mode is considered in this section.

The RTC provides similar programmable alarms, subsecond A and B. They generate alarms with a high resolution (for the second division). The value programmed in the alarm subsecond register is compared to the content of the subsecond field in the calendar unit.

The subsecond field counter counts down from the value configured in the synchronous prescaler to zero, and then reloads a value from RTC\_SPRE.



#### **Figure 5. Alarm subsecond field**

*Note: Mask ss is the most significant bit in the subsecond alarm. This bit is compared to the synchronous prescaler register. Mask ss is 4-bit length (from 0 to 15) for RTC2 type, and can be up to 6-bit length (from 0 to 31) for RTC3 type (RTC\_SSR always 16-bit length for RTC2 type, and can be expanded to 32 bits on some RTC3 type).*

<span id="page-14-0"></span>The subsecond alarm is configured using MASKSS[5:0] in RTC\_ALRMASSR (resp. RTC\_ALRMBSSR). The table below shows the configuration possibilities for the mask register and provides an example with the following settings:

- LSE selected as RTC clock source (for example LSE = 32768 Hz)
- asynchronous prescaler = 127
- synchronous prescaler =  $255$  (calendar clock =  $1$  Hz)
- $alarm A subsetcond = 255 (SSI14:01 = 255)$

#### **Table 10. Alarm subsecond mask combinations (RTC2 type)**



*Note: For RTC3 type, this table can be completed up to MASKSS equal to 31 and the SS[31:16] value is given by RTC\_ALRABINR (resp. RTC\_ALRBBINR).*

*The overflow bit in the subsecond register (bit 15 for RTC2 and 31 for RTC3) is never compared.*

#### **2.3.3 Alarm firmware examples**

The RTC comes with a set of example projects so that the user can quickly become familiar with this peripheral. Refer to the X-CUBE-RTC Expansion Package for a complete projects list.

For example, the user can find the following projects concerning alarms:

- For the NUCLEO-L412RB-P equipped with an RTC3:
	- STM32Cube\_FW\_L4\_Vx.y.z\Projects\NUCLEO-L412RB-P\Examples\ RTC\RTC\_Alarm
	- STM32Cube\_FW\_L4\_Vx.y.z\Projects\NUCLEO-L412RB-P\Examples\_LL\RTC\RTC\_Alarm
	- STM32Cube\_FW\_L4\_Vx.y.z\Projects\NUCLEO-L412RB-P\Examples\_LL\RTC\RTC\_Alarm\_Init

If one example is not available in the X-CUBE-RTC for a given STM32 MCU, the user can adapt it.

### **2.4 RTC periodic wakeup unit**

The STM32 MCUs provide several low-power modes to reduce the power consumption. The RTC features a periodic timebase and a wakeup unit that is able to wake up the system from low-power modes. This unit is a programmable down-counting auto-reload timer. When this counter reaches zero, a flag and an interrupt (if enabled) are generated.

<span id="page-15-0"></span>

The wakeup unit has the following features:

- Programmable down-counting auto-reload timer
- Specific flag and interrupt capable of waking up the device from low-power modes
- Wakeup alternate function output that can be routed to the RTC\_ALARM output for RTC2 and the TAMPALRM output for RTC3 (unique pad for alarm A, alarm B or wakeup events) with configurable polarity
- Full set of prescalers to select the desired waiting period

### **2.4.1 Program the auto-wakeup unit**

The table below describes the steps required to configure the auto-wakeup unit.



#### **Table 11. Steps to configure the auto-wakeup unit**

*1. ck\_wut is the wakeup timer clock input, and ck\_spre the clock output by the RTC synchronous prescaler (usually 1 Hz).*

*2. WUTOCLR bits are only available on RTC3 type. They are used to choose if the WUTF flag is cleared by software (WUTOCLR = 0x0000) or automatically cleared by hardware when the auto-reload down counter reaches WUTOCLR value (0x0000 < WUTOCLR ≤ WUT). For RTC2 type, WUTF must always be cleared by software.*

#### **2.4.2 Maximum and minimum RTC wakeup period**

The wakeup unit clock is configured through WUCKSEL[2:0] in RTC\_CR. Three different configurations are possible:

- Configuration 1: WUCKSEL[2:0] = 0xx for short wakeup periods (see [Section 2.4.2.1](#page-16-0) )
- Configuration 2: WUCKSEL[2:0] = 10x for medium wakeup periods (see [Section 2.4.2.2 \)](#page-16-0)
- Configuration 3: WUCKSEL[2:0] = 11x for long wakeup periods (see [Section 2.4.2.3 \)](#page-17-0)

#### <span id="page-16-0"></span>*2.4.2.1 Periodic timebase/wakeup configuration for clock configuration 1*

The figure below shows the prescaler connection to the timebase/wakeup unit and the table below gives the timebase/wakeup clock resolutions corresponding to configuration 1.

The prescaler depends on the wakeup clock selection as follows:

- WUCKSEL[2:0] =000: RTCCLK/16 clock selected
- WUCKSEL[2:0] =001: RTCCLK/8 clock selected
- WUCKSEL[2:0] =010: RTCCLK/4 clock selected
- WUCKSEL[2:0] =011: RTCCLK/2 clock selected

#### **Figure 6. Prescalers connected to the timebase/wakeup unit for configuration 1**



#### **Table 12. Timebase/wakeup unit period resolution with clock configuration 1**



When RTCCLK= 32768 Hz, the minimum timebase/wakeup resolution is 61.035 µs, and the maximum resolution is 488.28 µs. As a result:

- The minimum timebase/wakeup period is  $(0x0001 + 1) \times 61.035$  us = 122.07 us. The timebase/wakeup timer counter WUT[15:0] cannot be set to 0x0000 with WUCKSEL[2:0] = 011 ( $f_{\text{RTCCLK}}/2$ ) because this configuration is prohibited. Refer to the product reference manuals for more details.
- The maximum timebase/wakeup period is  $(0xFFFF+1)$  x 488.28  $\mu$ s = 32 s.

#### *2.4.2.2 Periodic timebase/wakeup configuration for clock configuration 2*

The figure below shows the prescaler connection to the timebase/wakeup unit corresponding to configuration 2 and 3.





If ck\_spre (synchronous prescaler output clock) is adjusted to 1 Hz, then:

- The minimum timebase/wakeup period is  $(0x0000 + 1) x 1 s = 1 s$ .
- The maximum timebase/wakeup period is  $(0xFFFF+1) \times 1$  s = 65536 s (18 hours).

#### <span id="page-17-0"></span>*2.4.2.3 Periodic timebase/wakeup configuration for clock configuration 3*

For this configuration, the resolution is the same as for configuration 2. However, the timebase/wakeup counter down counts starting from 0x1FFFF to 0x00000 (instead of 0xFFFF to 0x0000 for configuration 2).

If ck spre is adjusted to 1 Hz, then:

- The minimum timebase/wakeup period is  $(0x10000 + 1)x 1 s = 65537 s (18 hours + 1 s).$
- The maximum timebase/wakeup period is  $(0x1FFFF+1) x 1 s = 131072 s (36 hours)$ .

*Note: In binary or mixed modes, ck\_spre is replaced by the clock used to update the calendar (as defined by BCDU bits in RTC\_ICSR). See [Section 2.2](#page-11-0) for more details on BCDU).*

#### *2.4.2.4 Summary of timebase/wakeup period extrema*

When RTCCLK= 32768 Hz and ck spre (synchronous prescaler output clock) is adjusted to 1 Hz, the minimum and maximum period values are listed in the table below.

#### **Table 13. Min. and max. timebase/wakeup period when RTCCLK= 32768**



#### **2.4.3 Wakeup firmware examples**

The RTC comes with a set of example projects so that the user can quickly become familiar with this peripheral. Refer to the X-CUBE-RTC Expansion Package for a complete projects list.

For example, the user can find the following projects concerning wakeup:

- For the NUCLEO-L412RB-P equipped with an RTC3: STM32Cube\_FW\_L4\_Vx.y.z\Projects\NUCLEO-L412RB-P\Examples\_LL\RTC\RTC\_ExitStandbyWithWakeUpTimer
- For the NUCLEO-G071RB equipped with an RTC3: STM32Cube\_FW\_G0\_Vx.y.z\Projects\NUCLEO-G071RB\Examples\_LL\RTC\RTC\_ExitStandbyWithWakeUpTimer\_Init
- For the NUCLEO-G431RB equipped with an RTC3: STM32Cube\_FW\_G4\_Vx.y.z\Projects\NUCLEO-G431RB\Examples\_LL\RTC\RTC\_ProgrammingTheWakeUpTime

If one example is not available in the X-CUBE-RTC for a given STM32 MCU, the user can adapt it.

## **2.5 Smooth digital calibration**

#### **2.5.1 RTC calibration basics**

The "quartz-accurate" term describes the accuracy of many time-keeping functions. The quartz oscillators provide a far superior accuracy versus other conventional oscillator designs, but they are not perfect, as the quartz crystals are sensitive to temperature variations. [Figure 8](#page-18-0) shows the relationship between accuracy (acc), temperature (T) and curvature (K) for a typical 32.768 kHz crystal, following the general formula:

$$
acc = K \times (T - T_0)^2
$$

where To = 25 °C  $\pm$  5 °C and K = -0.032 ppm/°C<sup>2</sup>.

*Note: The K variable is crystal-dependent. The value indicated here is for the crystal mounted on the STM32L476RG-Nucleo board. Refer to the crystal manufacturer for more details on this parameter.*

> The clocks used in most applications require a high degree of accuracy, and there are several factors involved in achieving this accuracy.

<span id="page-18-0"></span>Two major approaches exist to compensate an oscillation frequency deviation of an oscillator when the generated signal is used to clock a time-keeping logic:

• analog approach

The oscillator is built with embedded capacitor banks on both input and output of the oscillator. To adjust the oscillation frequency, the software needs to configure the oscillator to switch on or off some of the embedded load capacitors to adjust the overall load capacitance seen by the crystal resonator. Note that the two external load capacitors are always needed even with this kind of oscillators. The two external load capacitors make the dominant part of the load capacitance of the crystal resonator. The oscillator embedded capacitor banks are only intended to compensate for the capacitance value dispersion of the two external load capacitors; or to compensate for the temperature variation. This approach suffers from most of drawbacks that generally analog circuits suffer from, such as relatively important value dispersion from one chip to another.

• digital approach

The oscillation frequency deviation is not compensated at oscillator level. The compensation is made at time-keeping logic/function level. The time-keeping logic either adds or removes few clock cycles to/from the deviating clock signal that feeds its counter. The main advantage of this approach is the deterministic compensation effect from one device to another. This approach is adopted to compensate the LSE oscillation frequency deviation when LSE is used to clock the RTC. The RTC is built with a dedicated register to configure the number of clock cycles to add or remove from the feeding clock signal.





#### **2.5.2 RTC calibration methodology**

The RTC clock frequency can be corrected using a series of small adjustments by adding or subtracting individual ck\_cal (smooth calibration clock) pulses.

#### For RTC2 type, ck\_cal is always RTCCLK.

For RTC3 type, if LPCAL = 0 in RTC\_CALR, ck\_cal = RTCCLK. If LPCAL = 1, ck\_cal = ck\_apre (clock output by the RTC asynchronous prescaler). Moreover, when setting LPCAL to 1 and choosing ck\_apre, the calibration consumption decreases, its accuracy remains the same and the calibration window changes to about  $2^{20}$  x PREDIV A x RTCCLK pulses (instead of  $2^{20}$  RTCCLK pulses when LPCAL = 0).

The RTC clock can be calibrated with a resolution of about 0.954 ppm with a range from -487.1 ppm to +488.5 ppm.

This smooth digital calibration is designed to compensate the inaccuracy of crystal oscillators (due to temperature or crystal aging).

#### **Figure 9. Smooth calibration block for RTC2 type**

<span id="page-19-0"></span>





The user can compute the clock deviation using the RTC\_CALIB signal, then update the calibration block. It is also possible to input an external 1 Hz reference and make the adequate processing inside the MCU to correct the RTC clock. The user finds such example in [Section 4](#page-38-0) and in [Section 6](#page-44-0) .

The calibration result can be checked by using the calibration output 512 Hz or 1 Hz for the RTC\_CALIB signal. Refer to [Table 4](#page-3-0) and [Table 5.](#page-5-0)

A smooth calibration consists of masking and adding N (configurable) 32 kHz-frequency pulses that are well distributed in a configurable window (8 s, 16 s or 32 s).

The number of masked or added pulses is defined using CALP and CALM[8:0] in RTC\_CALR register.

By default, when the input frequency is 32768 Hz, the calibration window duration is 32 seconds (considering LPCAL = 0 for RTC3). It can be reduced to 8 or 16 seconds by setting CALW8 or CALW16 in RTC\_CALR.

*Note: The 0.954 ppm accuracy of the smooth calibration is only achievable by 32 s calibration window, for 16 s, the best accuracy is (0.954 x 2), and for 8 s is (0.954 x 4).*

#### **Example 1**

Setting CALM[0] = 1, CALP = 0 and using 32 s calibration window, results in exactly one pulse being masked for 32 s.

#### **Example 2**

Setting CALM[2] = 1, CALP = 0 and using 32 s calibration window, results in exactly four pulses being masked for 32 s.

*Note: Both CALM[8:0] and CALP can be used. In this case, an offset ranging from -511 to +512 pulses can be added for 32 s (calibration window).*

*When the asynchronous prescaler is less than 3, CALP cannot be set to 1.*

The formula to calculate the effective calibrated frequency ( $F_{CAL}$ ), given the input frequency  $F_{RTCCLK}$ , is:

 $F_{CAL}$  =  $F_{RTCCLK}$  x [1 + (CALP x 512 - CALM) / (2<sup>20</sup> + CALM - CALP x 512)]

<span id="page-20-0"></span>

A smooth calibration can be performed on-the-fly, changed when the temperature changes or if other factors are detected.

#### **Check the smooth calibration**

The smooth calibration effect on the calendar clock (RTC clock) can be checked by calibration using one of the following:

- RTC\_CALIB output (1 Hz)
- subsecond alarms
- wakeup timer

## **2.6 Synchronize the RTC**

The RTC calendar can be synchronized to a more precise clock, "remote clock", using the RTC shift feature. After reading the RTC subsecond field, a calculation of the precise offset between the time being maintained by the remote clock and the RTC is made. The RTC can be adjusted by removing this offset with a fine adjustment using the shift register control.

#### **Figure 11. RTC shift register**



The synchronization shift function cannot be checked using the RTC\_CALIB output since the shift operation has no impact on the RTC clock (except adding or subtracting a few fractions from the calendar counter).

#### **Correct the RTC calendar time**

If the RTC clock is advanced compared to the remote clock by n fractions of seconds, the offset value must be written in SUBFS[14:0] in RTC\_SHIFTR, that is added to the synchronous prescaler counter. As this counter counts down, this operation effectively subtracts from (delays) the clock by:

#### Delay (seconds) = SUBFS / (PREDIV\_S + 1)

If the RTC is delayed compared to the remote clock by n fractions of seconds, the offset value can effectively be added to the clock (advancing the clock) when ADD1S in RTC, SHIFTR is used in conjunction with SUBFS, effectively advancing the clock by:

Advance (seconds) =  $(1 - (SUBFS / (PREDIV S + 1))).$ 

**Caution:** For RTC3 type, ADD1S has no effect in binary mode. In mixed mode, the SUBFS[14:BCDU+8] must be written with 0. Before initiating a shift operation in BCD mode, the user must check that SS[15] = 0 in order to ensure that no overflow occurs. In mixed mode, the user must check that the bit SS[BCDU+8] = 0.

An example for this feature is provided in the X-CUBE-RTC (see [Section 7](#page-47-0) for more details).

## **2.7 RTC reference clock detection**

For RTC3 type, this feature is available only in BCD mode (BIN = 00).

The reference clock (50 Hz or 60 Hz) must have a higher precision than the 32.768 kHz LSE clock. This is why the RTC provides a reference clock input (RTC\_REFIN pin) that can be used to compensate the imprecision of the calendar frequency (1 Hz). The RTC\_REFIN pin must be configured in input floating mode.

This mechanism enables the calendar to be as precise as the reference clock.

<span id="page-21-0"></span>The reference clock detection is enabled by setting REFCKON in RTC\_CR. When the reference clock detection is enabled, PREDIV\_A and PREDIV\_S must be set to their default values (PREDIV\_A = 0x007F and PREDIV  $S = 0x00FF$ ).

#### *Note: This feature is only valid with the RTC clock from LSE oscillator oscillating at 32.768 kHz due to this requirement.*

When the reference clock detection is enabled, each 1 Hz clock edge is compared to the nearest reference clock edge (if one is found within a given time window). In most cases, the two clock edges are properly aligned. When the 1 Hz clock becomes misaligned due to the imprecision of the LSE clock, the RTC shifts the 1 Hz clock a bit so that future 1 Hz clock edges are aligned. The update window is three ck\_apre periods.

If the reference clock halts, the calendar is updated continuously based only on the LSE clock. The RTC waits for the reference clock using a detection window centered on the ck\_spre (synchronous prescaler output clock) edge. The detection window is seven ck apre periods.

The reference clock can have a large local deviation (for instance in the range of 500 ppm), but in the long term it must be much more precise than 32 kHz quartz.

The detection system is used only when the reference clock needs to be detected back after a loss. As the detection window is a bit larger than the reference clock period, this detection system brings an uncertainty of one ck ref period (20 ms for a 50 Hz reference clock) because it is possible to have two ck ref edges in the detection window. The update window is then used, which brings no error as it is smaller than the reference clock period.

Assuming that ck ref is not lost more than once a day, the total uncertainty per month is 20 ms x 1x 30 = 0.6 s, which is much less than the uncertainty of a typical quartz (53 s/month for  $\pm 20$  ppm quartz).

#### **Figure 12. RTC reference clock detection**



*Note: The reference clock calibration and the RTC synchronization (shift feature) cannot be used together. The reference clock calibration is the best (ensures a high calibrated time) if the 50 Hz is always available. If the 50 Hz input is lost, the RTC accuracy is provided by the LSE crystal. The reference clock detection cannot be used in VBAT mode. The reference clock calibration can only be used if the user provides a precise 50 or 60 Hz input.* An example for this feature is provided in the X-CUBE-RTC (see [Section 8](#page-49-0) for more details).

## **2.8 RTC prescaler adjustment with LSI measurements**

When the LSI is selected as RTC clock source, a timer can be used to measure its frequency and adjust the RTC synchronous prescaler depending on the result got. The goal is to improve the observed LSI accuracy.

The LSI clock signal is connected to the input capture of one of the STM32 timers (see the timers connected to LSI in the product reference manual). For each LSI period, the timer must count the number of system core clock periods elapsed between two LSI rising edges associated. The software exploits the number of periods counted by comparing it with the amount expected, and adjust the RTC synchronous prescaler value in order to improve the RTC accuracy.

A firmware example is available in the STM32CubeL4 MCU Package for NUCLEO-L412RB-P (RTC3 type): STM32Cube\_FW\_L4\_V1.14.0\Projects\NUCLEO-L412RB-P\Examples\RTC\RTC\_LSI If one example is not available in the STM32Cube for a given STM32 MCU, the user can adapt it.

## **2.9 Timestamp function**

<span id="page-22-0"></span>kv/

The timestamp feature is used to automatically save the current calendar when some specific events occur.



#### **Figure 13. Timestamp event procedure**

When this function is enabled, the calendar is saved in the timestamp registers (RTC\_TSTR, RTC\_TSDR, RTC\_TSSSR) when an internal or external timestamp event is detected. When a timestamp event occurs, the timestamp flag bit (TSF) is set in RTC\_ISR (RTC2)/RTC\_SR (RTC3).

The following events can generate a timestamp:

- edge detection on the RTC\_TS I/O
- tamper event detection (from all RTC\_TAMP I/Os)
- switch to  $V_{BAT}$  when the main supply if powered off (available for example on STM32L4 Series, see the product reference manual and datasheet to verify availability for other products)

#### **Table 14. Timestamp features**



*1. TSF is set two ck\_apre cycles after the timestamp event occurs, due to the synchronization process.*

*2. To avoid masking a timestamp event occurring at the same moment, the application must not write 0 into TSF unless the software already read this bit at 1.*

- *3. The timestamp overflow event is not connected to an interrupt.*
- *4. There is no delay in TSOVF setting: if two timestamp events are close to each other, TSOVF can be seen as 1 while TSF is still 0. It is then recommended to poll TSOVF only after TSF has been set.*

#### <span id="page-23-0"></span>**2.9.1 Timestamp firmware examples**

The RTC comes with a set of example projects so that the user can quickly become familiar with this peripheral. Refer to the STM32Cube MCU Package of the product for a complete projects list.

For example, the user can find the following projects concerning timestamp:

- For the NUCLEO-L412RB-P equipped with an RTC3: STM32Cube\_FW\_L4\_Vx.y.z\Projects\NUCLEO-L412RB-P\Examples\RTC\RTC\_TimeStamp
- For the NUCLEO-G071RB equipped with an RTC3: STM32Cube\_FW\_G0\_Vx.y.z\Projects\NUCLEO-G071RB\Examples\_LL\RTC\RTC\_TimeStamp\_Init

If an example is not available in the STM32Cube for a given STM32 MCU, the user can adapt it.

## **2.10 RTC tamper detection function**

The RTC includes several tamper detection inputs. The tamper inputs can be configured to detect different types of tamper events. Each tamper input has an individual flag (TAMPxF in RTC\_ISR (RTC2)/TAMP\_SR (RTC3)). A tamper detection event generates an interrupt when TAMPIE or TAMPxIE is set in RTC\_TAMPCR (RTC2)/ TAMP\_IER (RTC3).

The configuration of the tamper filter, TAMPFLT[1:0] in TAMP\_FLTCR, defines whether the tamper detection is activated on edge (set TAMPFLT[1:0] = 00), or on level (TAMPFLT[1:0]  $\neq$  00).

The number of tamper inputs depends on product packages. Each input has a TAMPxF individual flag in RTC\_ISR (RTC2)/TAMP\_SR (RTC3).

The DBP bit (the register associated depends on the product), must be set to allow write access to any TAMP registers after a system reset.

#### **2.10.1 Edge detection on tamper input**

When TAMPFLT[1:0] = 00, the tamper input detection triggers when a rising edge or a falling edge (depending on TAMPxTRG) is observed on the input pin RTC\_TAMPx (RTC2)/TAMP\_INx (RTC3).

#### **Figure 14. Tamper with edge detection**



(1) If the power consumption is not a concern, the internal 40 kΩ pull-up resistor can be used. TAMPPUDIS set to 1 If the bypass of the internal pull-up resistor.

*Note: With the edge detection, the sampling and precharge features are deactivated.*



<span id="page-24-0"></span>

## **2.10.2 Level detection on tamper input**

Setting TAMPFLT[1:0] to a value other than zero means that the tamper input triggers when a selected level (high or low) is observed on the corresponding input pin RTC\_TAMPx (RTC2)/TAMP\_INx (RTC3). A tamper detection event is generated when either two, four or eight (depending on the TAMPFLT value) consecutive samples are observed at the selected level.

#### **Figure 15. Tamper with level detection**



Using the level detection (TAMPFLT[1:0]  $\neq$  0), the tamper input pin can be precharged by resetting TAMPPUDIS through an internal resistance before sampling its state. In order to support the different capacitance values, the length of the pulse during which the internal pull-up is applied can be one, two, four or eight RTCCLK cycles (see TAMPPRCH[1:0]).

<span id="page-25-0"></span>



#### **Figure 16. Tamper sampling with precharge pulse**

*Note: When the internal pull-up is not applied, the I/O Schmitt triggers are disabled in order to avoid an extra consumption if the tamper switch is open.*

> The trade-off between the tamper detection latency and the power consumption through the weak pull-up or external pull-down can be reduced by using a tamper sampling frequency feature. The tamper sampling frequency is determined by configuring TAMPFREQ[2:0] in RTC\_TAMPCR (RTC2)/TAMP\_FLTCR (RTC3) register. When using the LSE at 32768 Hz as the RTC clock source, the sampling frequency can be 1, 2, 4, 8, 16, 32, 64, or 128 Hz.





#### **2.10.3 Action on tamper detection event**

By setting TAMPTS = 1, any tamper event (with edge or level detection) causes a timestamp to occur. The timestamp and timestamp overflow flags are then set when the tamper flag is set and work in the same manner as when a normal timestamp event occurs.

*Note: It is not necessary to enable or disable the timestamp function when using this feature.* Other actions than a timestamp can be triggered by a tamper detection depending on the product used. Refer to the product documentation for a complete list of actions.

For example, a tamper detection can:

- erase the backup registers, SRAMs content or specific peripheral registers
- generate an interrupt that can wake up the device from low-power modes
- generate an hardware trigger for a low-power timer or a RTC timestamp event (see TAMPTS bit mentioned before)

On some product, the protection of specific device assets can be enabled/disabled thanks to the ERCFGy bit in TAMP\_ERCFGR. If this bit is set, in case of a tamper detection or when BKBLOCK = 1 in TAMP\_CR2, the read/write accesses to the concerned device assets are blocked.

#### **2.10.4 Active tamper detection (RTC3 only)**

The tamper detection can be made robust against tamper pin being externally opened or shorted. That is done thanks to the active tamper.

The principle is to set TAMP\_OUTy output pins to deliver a random message, and TAMP\_INx input pins to receive it. If the message sent is not the one received, it is considered that a tamper event occurred: TAMPxF is set in TAMP\_SR for the TAMP\_INx pin detecting the error. Depending on the tamper pins available, several organizations can be configured. For example, for eight tamper pins, the user can have four outputs and four inputs with four different messages, or seven inputs with one output and one message exchanged.



#### **Figure 17. Tamper detection**

#### *2.10.4.1 Active pin IN/OUT association*

The user configures TAMP\_INx as active input pins by setting TAMPxAM = 1 in TAMP\_ATCR1. By default, when TAMP\_INx is activated as active tamper pins, the TAMP\_OUTx pin is associated to it to implement the active tamper detection mechanism.

If other TAMP\_INy pins need to be associated to TAMP\_OUTx pin (the one mentioned above) for the application, the ATOSHARE (active tamper output share) bit can be used to make all the TAMP\_OUT pins, including TAMP\_OUTx, sharable.

When ATOSHARE = 1, ATOSELi (active tamper output selection) allows the choice of the new TAMP\_OUT pin associated to TAMP\_INi.

Example: considering there are at least two active tamper pins on the product, TAMP\_OUT1 can be used for comparison with TAMP\_IN1 and TAMP\_IN2 by configuring and enabling both TAMP\_IN1 and TAMP\_2 in active mode, with ATOSHARE = 1, ATOSEL1 = 0 and ATOSEL2 = 0.

*Note: ATOSHARE and ATOSELi bits are respectively in TAMP\_ATCR1 and TAMP\_ATCR2.*

#### *2.10.4.2 Filtering*

As for passive tamper detections (not active ones), the input can be filtered by setting FLTEN = 1. With this action, a tamper event is triggered when two comparisons among four are false (received message different from the sent one).

<span id="page-26-0"></span>

#### <span id="page-27-0"></span>*2.10.4.3 Message randomization*

Concerning the randomization of the message sent by the active output pins, a pseudo-random number generator (PRNG value in TAMP\_ATOR) is used and need to be fed periodically with a new seed. To ensure that, the user needs to maintain four 32-bit random values in the code. These last one are not necessarily generated by a random generator, the user can choose random values and update it with a mathematical formula.

By writing consecutively these four values in TAMP\_ATSEEDR register, the user feeds the PRNG and allows active output pins to renew the randomization of their message.

The PRNG takes several APB clock cycles (refer to the product documentation) to take into account the seed given, during this time the SEEDF bit in the TAMP\_ATOR register is set and the TAMP\_APB clock must not be switched off. Active tamper output pins are only activated after the PRNG has taken its seed into account. Then, the user must wait SEEDF to be cleared before, for example, entering low-power modes.

If the user does not want to enter low-power modes, the update of the seed can be done during tamper active activity. The update rate for the seeds depends on the number of tamper active outputs used, the product reference manual gives advisable time references for this action.

#### *2.10.4.4 Initialization*

If INITS is not set in TAMP\_ATOR register, the active tamper initialization must be done:

- Configure the active tamper clock prescaler with ATCKSEL in TAMP\_ATCR1. Set the filter and associate TAMP in and out pins as needed (explained above).
- Enable tamper pins used in TAMP\_CR1 register (all in the same write access).
- Feed the PRNG and wait for SEEDF to be cleared. Then backup registers are protected by active tamper.

If INITS is set, the tamper active feature is already initialized. The user only must update the PRNG seed for a more robust randomization.

### **2.10.5 Internal tamper detection (RTC3 only)**

The internal tamper detection feature allows the detection of transient and environmental perturbations. An internal tamper event is enabled with ITAMPxE in TAMP\_CR1. The interrupt is enabled by setting ITAMPxIE in TAMP\_IER. Then, if the event occurs, ITAMPxF is set in TAMP\_SR, and ITAMPxMF is set in TAMP\_MISR if the interrupt has been enabled.

To clear both flags (polling and interrupt mode), the corresponding bit in TAMP\_SCR must be set.

The STM32 MCUs implement some of the internal tampers listed below (refer to product reference manual):

- ITAMP1: supply voltage monitoring (or backup domain voltage monitor)
- ITAMP2: temperature monitoring
- ITAMP3: LSE monitoring (CSS)
- ITAMP4: HSE monitoring (CSS)
- ITAMP5: RTC calendar overflow
- ITAMP6: JTAG/SWD access when RDP > 0 (or NVSTATE != open in STM32H5)
- ITAMP7: ADC analog watchdog monitoring 1
- ITAMP8: monotonic counter 1 overflow
- ITAMP9: cryptographic peripheral fault (SAES, AES, PKA or RNG)
- ITAMP10: reserved
- ITAMP11: IDWG reset when tamper flag is set (potential tamper timeout)
- ITAMP12: ADC analog watchdog monitoring 2
- ITAMP13: ADC analog watchdog monitoring 3
- ITAMP14: reserved
- ITAMP15: system fault
- ITAMP16: reserved

Moreover, the electrical characteristics for each event depend on the device. Refer to the datasheet to get precise values and conditions on event triggering (example: voltage value threshold for voltage monitoring).

As for every tamper detection features, the internal tamper events allow attacks to be detected on the MCU. For instance, some attacks consist in going back in time in the RTC calendar to execute specific code. Since the user can only increment the RTC physically, going back in time can be done by making it overflow. This justifies the existence of the ITAMP5 signal.

A firmware example exploiting the ITAMP5 event is provided in the X-CUBE-RTC and detailed in [Section 9](#page-51-0) .

<span id="page-28-0"></span>The RTC3 tamper detection unit embeds also a monotonic counter implemented in TAMP\_COUNTR register (called TAMP\_COUNT1R on some products) and associated to ITAMP8. See [Table 4](#page-3-0) and [Table 5](#page-5-0) for the availability in the product. This register can be read and is incremented each time the user writes it whatever the written value. TAMP\_COUNTR cannot roll-over and is frozen when reaching its maximum. This register can be used in the application as a low-power counter robust to system reset. For example, it can count the number of time a sensitive part of code is executed to verify it does not exceed a limit. In that case, ITAMP8 can be used to trigger a tamper event.

ITAMP7, ITAMP12 and ITAMP13 are associated to analog watchdogs and are used to consider that an ADC channel going out of a configured voltage range is a tamper event (see the documentation of the products featuring this internal tamper for more details).

#### **2.10.6 Potential detection management (RTC3 only)**

If TAMPxNOER = 0 in TAMP\_CR2 or ITAMPxNOER = 0 in TAMP\_CR3, the backup registers and other device secrets are automatically erased by hardware on an external (passive or active) or internal tamper event.

In order to perform software filtering of the tamper event, the user must configure these bits to 1. In this case, the backup registers and device secrets are not erased but their read/write access is blocked as long as at least one of the tamper flag is set (TAMPxF and ITAMPxF). These tamper events are considered as potential tampers, and the user can investigate if the tamper event corresponds to a true or to a false tamper, and then take the necessary actions.

If the user confirms it is a true tamper detection, backup registers and device secrets can be erased by setting BKERASE = 1 in TAMP\_CR2. If the tamper is not confirmed and is considered a false detection, the user must clear the tamper status flag. When all tamper flags are cleared, the access to backup registers and device secrets is possible again.

By associating the NOERASE feature with the IWDG (independent watchdog), a timeout can be implemented to automatically launch hardware erasing after a potential tamper detection. On some products, the ITAMP11 is associated to the IWDG reset. In this case, if a tamper event in NOERASE configuration is detected, and if a IWDG reset occurs before the software has cleared the tamper flag, the backup registers and device secrets are automatically erased by hardware. The probability that a software issue, preventing from refreshing the watchdog, occurs at the same time than a tamper detection is very low so the hardware considers it is a real attack.

#### **2.10.7 Tamper detection firmware examples**

The RTC comes with a set of example projects so that the user can quickly become familiar with this peripheral. Refer to the STM32Cube MCU Package of the product for a complete projects list.

For example, the user can find the following projects concerning tamper detection:

- For most microcontrollers equipped with either an RTC2 or an RTC3: STM32Cube\_FW\_product\_Vx.y.z\Projects\board\Examples\RTC\RTC\_Tamper
- For many products equipped with either an RTC2 or an RTC3: STM32Cube\_FW\_product\_Vx.y.z\Projects\board\Examples\_LL\RTC\RTC\_Tamper\_Init
- For the STM32L552E evaluation board, the STM32H7B3I evaluation board and the STM32U575ZI Nucleo board equipped with an RTC3:
	- STM32Cube\_FW\_product\_Vx.y.z\Projects\board\Examples\RTC\RTC\_ActiveTamper

If an example is not available in the STM32Cube for a given STM32 MCU, the user can adapt it from a similar example.

## **2.11 Backup registers**

The 32-bit backup registers (RTC\_BKPxR) are reset when a tamper detection event occurs. These registers are powered-on by  $V_{BAT}$  when  $V_{DD}$  is switched off (some products do not implement this feature, like STM32L0 Series and STM32L1 Series. Refer to [Table 4](#page-3-0) and [Table 5](#page-5-0). They are not reset by a system reset, and their contents remain valid when the device operates in low-power mode.

For RTC2 type on STM32L0, STM32L4, and STM32F7 Series, the 32-bit backup registers (RTC\_BKPxR) are not reset if TAMPxNOERASE = 1 or if TAMPxMF = 1 in RTC\_TAMPCR.

For RTC3 type, the 32-bit backup registers (TAMP\_BKPxR) are not reset if TAMPxNOER = 1 or if TAMPxMSK = 1 in TAMP\_CR3.

<span id="page-29-0"></span>For RTC2 and RTC3, disabling the backup register reset feature allows an LPTIM event to be triggered from the tamper pin without erasing the backup registers. The application can then take benefit of the tamper input digital filtering, either to generate triggers or to generate interrupts.

*Note: The VBAT availability, the LPTIM availability and the number of backup registers depend on the product. Refer to [Table 4](#page-3-0) and [Table 5.](#page-5-0)*

> The RTC3 backup registers can be protected against non-secure or unprivileged accesses (see [Section 2.14 Reduce power consumption\)](#page-31-0).

BKPRWDPROT[7:0] and BKPWDPROT[7:0] in TAMP\_SMCR (except for STM32U5 Series: BKPRWSEC[7:0] and BKPWSEC[7:0] in TAMP\_SECCFGR) are used to program the backup registers offset, delimiting three protection zones for the backup registers:

- Zone 1: read and write secure
- Zone 2: read non-secure and write secure
- Zone 3: read and write non-secure

#### **Secure AES boot hardware key (RTC3 only)**

*Note: This section is valid only for products embedding a SAES.*

The backup registers can be used to store the BHK (boot hardware key) of the SAES (secure AES). If the device supports Arm<sup>®</sup> TrustZone<sup>®</sup> security, the eight first backup registers (TAMP\_BKP0R to TAMP\_BKP7R) must be configured as belonging to the zone 1 (r/w secure) by setting BKPRWSEC  $\geq 8$  in TAMP\_SECCFGR. Once the registers are written with the key, BHKLOCK must be set to 1 in TAMP\_SECCFGR to definitively block the read/write accesses to these registers (any reading returns 0 and any writing is ignored). BHKLOCK can only be cleared by hardware after a tamper event or when readout protection is disabled. In these two case, the backup registers are also erased. After BHKLOCK is set, the SAES coprocessor can use the BHK thanks to a private hardware bus (see the SAES section in the product reference manual and more precisely KEYSEL bits in the SAES control register).

## **2.12 Alternate function RTC outputs**

The RTC has two outputs:

- RTC\_CALIB (RTC2)/CALIB (RTC3), used to generate an external clock
- RTC\_ALARM (RTC2)/TAMPALARM (RTC3), unique output resulting from the multiplexing of the RTC alarm and wakeup events (and also tamper detection events for RTC3 type)

For RTC3 type, these outputs can be associated to two pins against one pin for RTC2 type. Refer to OUT2EN in RTC CR of RTC3 type to choose which function is output on which pin.

### **2.12.1 RTC\_CALIB output**

The RTC CALIB output can be used to generate a 1 Hz or 512 Hz signal, and to measure the RTC clock deviation when compared to a more precise clock.

#### **Setting 512 Hz as output signal**

- 1. Select LSE at 32768 Hz as RTC clock source.
- 2. Set the asynchronous prescaler to the default value 128.
- 3. Enable the output calibration by setting COE = 1.
- 4. Select 512 Hz as the calibration output by setting COSEL = 0.

#### **Setting 1 Hz as the output signal**

- 1. Select LSE at 32768 Hz as the RTC clock source.
- 2. Set the asynchronous prescaler to the default value 128.
- 3. Set the synchronous prescaler to the default value 256.
- 4. Enable the output calibration by setting COE = 1.
- 5. Select 1 Hz as the calibration output by setting COSEL = 1.

*Note: Refer to figures in [Section 2.5.2 RTC calibration methodology](#page-18-0).*

#### <span id="page-30-0"></span>**Maximum and minimum RTC\_CALIB 512 Hz output frequency**

The RTC CALIB output can also be used to generate a variable-frequency signal. Depending on the user application, this signal can play the role of a source clock for an external device, or can be connected to a buzzer to generate sound.

**Table 17. RTC\_CALIB output frequency versus clock source**

The signal frequency is configured using the 6 LSB bits (PREDIV A [5:0]) of the asynchronous prescaler PREDIV\_A[6:0].

#### **RTC clock source RTC\_CALIB output frequency Minimum PREDIV\_A[5:0] = 111111 (div64) Maximum PREDIV\_A[5:0] = 100000(1) (div32)**



*1. PREDIV\_A[5] must be set to 1 to enable the RTC\_CALIB output signal generation. If PREDIV\_A[5] = 0, no signal is output on RTC\_CALIB.*

#### **2.12.2 RTC\_ALARM (RTC2)/TAMPALRM (RTC3) output**

The alarm, wakeup and tamper flags can be routed to the RTC outputs (one output for RTC2 type, three for RTC3 type) thanks to OSEL[1:0] in RTC\_CR.

#### **For RTC2 type**

- OSEL[1:0] = 01 roots alarm A to the RTC\_ALARM output.
- OSEL[1:0] = 10 roots alarm B to the RTC\_ALARM output.
- OSEL[1:0] = 11 roots wakeup flag to the RTC\_ALARM output.

Once OSEL[1:0] is fixed, the output reflects the selected flag stored in RTC\_ISR.

#### **For RTC3 type**

The OSEL[1:0] selection follows the same principle as for RTC2 but, when TAMPOE = 1 in RTC\_CR, tamper flags are ORed with the flag already selected (alarm A, alarm B or wakeup) before the OR result to be rooted to the TAMPALRM output.

If TAMPOE = 1 and  $OSE[I:0] = 00$ , TAMPALRM output reflects only the tamper flags.

For both RTC2 and RTC3 types, the output pin polarity is selected with POL in RTC\_CR. When POL = 1, the opposite state of the flag concerned is output on RTC\_ALARM (RTC2)/TAMPALRM (RTC3). The pin can also be configured as open drain or push-pull with the ALARMOUTTYPE (RTC2)/TAMPALRM\_TYPE (RTC3) bit of the same register (0 for push-pull, 1 for open-drain).

For RTC3, an internal pull-up can be added to the output pin by setting TAMPALRM\_PU = 1 in RTC\_CR.

### **2.13 RTC safety aspects**

#### **2.13.1 RTC register write protection**

To protect the RTC registers against possible unintentional write accesses after reset, the RTC registers are initially locked after a Backup domain reset. These registers must be unlocked to update the current calendar time and date.

<span id="page-31-0"></span>The write access to the RTC registers is enabled by writing a key in RTC\_WPR, **only** with the following sequence:

- 1. Write 0xCA in RTC\_WPR.
- 2. Write 0x53 in RTC\_WPR.

Any other write access sequence to RTC\_WPR activates the write-protection mechanism for the RTC registers.

### **2.13.2 Enter/exit initialization mode**

The RTC can operate in two modes:

- Initialization mode (counters stopped)
- Free-running mode (counters running)

The calendar cannot be updated while the counters are running. The RTC must consequently be switched to the Initialization mode before updating the time and date. When operating in this mode, the counters are stopped and they start counting from the new value when the RTC enters Free-running mode.

The INIT bit in RTC\_ISR (RTC2)/RTC\_ICSR (RTC3) enables the user to switch from one mode to another. The INITF bit in the same register can be used to check the RTC current mode.

The RTC must be in Initialization mode to program the time and date registers (RTC\_TR and RTC\_DR) and the prescalers register (RTC\_PRER). This is done by setting INIT = 1 and waiting until INITF flag is set.

To return to the Free-running mode and restart counting, the RTC must exit the Initialization mode (done by resetting  $INIT = 0$ ).

Only a power-on reset can reset the calendar on MCUs without the VBAT pin. A system reset does not affect the calendar but resets the shadow registers (APB registers clocked by the APB bus clock) that are read by the application. These registers are updated again when RSF = 1 in RTC\_ISR (RTC2)/RTC\_ICSR (RTC3).

After a system reset, the application can use the INITS status flag in RTC\_ISR (RTC2)/RTC\_ICSR (RTC3) to check if the calendar is already initialized. This flag is reset when the calendar year field is set to 0x00 (power-on reset value), meaning that the calendar must be initialized. The calendar can also be reset by setting BDRST = 1 in the RCC, even when  $V_{\text{BAT}}$  is present.

The LSE clock initialization is not always needed after a system reset. It is recommended to check LSERDY in RCC\_BDCR and to initialize LSE only if this flag is not already set.

#### **2.13.3 RTC clock synchronization**

When the application reads the calendar, it accesses shadow registers that contain a copy of the real calendar time and date clocked by the RTC clock (RTCCLK). There is a shadow register associated to RTC\_TR, RTC\_DR and RTC\_SSR. RSF is set in RTC\_ISR (RTC2)/RTC\_ICSR (RTC3) each time the calendar time and date shadow registers are updated with the real calendar value. The copy is performed every two RTCCLK cycles, synchronized with the APB bus clock (APB bus by which the RTC is accessed). After a system reset or after exiting the Initialization mode, the application must wait for the RSF bit to be set before reading the calendar shadow registers.

When the system is woken up from low-power modes (SYSCLK was off, consequently, the APB clock was off too), the application must first clear RSF, and then wait until RSF is set again before reading the calendar registers. This ensures that the value read by the application is the current calendar value, and not the value before entering the low-power mode.

By setting BYPSHAD = 1 in RTC\_CR, the calendar values are taken directly from the calendar counters instead of reading the shadow register. In this case, it is not mandatory to wait for the synchronization time, but the calendar registers consistency must be checked by the software. The user must read the required calendar field values. The read operation must then be performed again. The results of the two read sequences are compared. If the results match, the read result is correct. If they do not match, the fields must be read one more time, and the third read result is valid.

*Note: After setting BYPSHAD = 0, the shadow registers may be incorrect until the next synchronization. In this case, the software must clear RSF = 0, wait for the synchronization (RSF must be set), and finally read the shadow registers.*

## **2.14 Reduce power consumption**

The RTC is designed to minimize the power consumption and can be configured to optimize further its consumption.



#### <span id="page-32-0"></span>**2.14.1 Use the right power reduction mode**

The RTC can be active in the following low-power modes (from the biggest current consumer to the smallest):

- Sleep mode
- Stop mode if the RTC clock is provided by LSE or LSI
- Standby mode if the RTC clock is provided by LSE or LSI
- Shutdown mode if the RTC clock is provided by LSE

The precise list of modes compatible with the product and their consumption are listed in product reference manual and datasheet.

Thanks to the RTC wakeup unit, the user can wake up the STM32 MCU from this mode. Depending on the application needs in term of low-power phases and current consumption target, the adequate low-power mode and wakeup frequency must be selected.

#### **2.14.2 Use internal pull-up resistor on tamper pin**

The internal pull-up resistor in the tamper input pad is only applied for a short period of time (1, 2, 4 or 8 RTCCLK cycles). Using this RTC internal pull-up resistor instead of standard I/O pull-up/pull-down or external pull-up/pull-down ensures a lowest power consumption.

The trade-off between the tamper detection latency and the power consumption by the RTC internal pull-up can be optimized using TAMPFREQ[2:0], that determines the frequency of the tamper sampling from 128 Hz to 1 Hz when RTCCLK equals 32768 Hz.

*Note:* Refer to the product datasheet/reference manual for the availability/electrical characteristics of the pull-up *resistors.*

#### **2.14.3 Set RTC prescalers**

The prescalers used for the calendar are divided into an asynchronous and a synchronous prescalers. Increasing the PREDIV\_A value of the asynchronous prescaler while reducing the synchronous prescaler accordingly to keep the 1 Hz output, reduces the RTC power consumption.

On RTC3 type, the RTC dynamic consumption is optimized for LPCAL = 1 and PREDIV  $A + 1$  being a power of two (considering the RTC as the only peripheral using LSE).

#### **2.14.4 External optimization factors**

The prescaler linked to the LSI clock can also optimize the consumption. The user needs to select the LSI as RTC clock source. This prescaler divides LSI by 128 to get a rough 250 Hz clock instead of the former 32 kHz. This is activated by LSIPRE in RCC\_CSR.

Concerning LSE, the user can set its oscillator driving strength at the lowest level to reduce its consumption down to a typical 250 nA (against 630 nA for a high drive capability). This is done by setting LSEDRV = 00 in RCC\_BDCR.

#### **2.14.5 Low-power management firmware examples**

The RTC comes with a set of example projects so that the user can quickly become familiar with this peripheral. Refer to the STM32Cube MCU Package of the product for a complete projects list.

For example, for the small STM32L4 product line, the user can find the following projects concerning low-power management:

• For NUCLEO-L412RB-P: STM32Cube\_FW\_L4\_Vx.v.z\Projects\NUCLEO-L412RB-P\Examples\RTC\RTC\_LowPower\_STANDBY

For NUCLEO-L412KB:

STM32Cube\_FW\_L4\_Vx.v.z\Projects\NUCLEO-L412KB\Examples\PWR\PWR\_STANDBY\_RTC STM32Cube\_FW\_L4\_Vx.y.z\Projects\NUCLEO-L412KB\Examples\PWR\PWR\_STOP1\_RTC STM32Cube\_FW\_L4\_Vx.y.z\Projects\NUCLEO-L412KB\Examples\PWR\PWR\_STOP2\_RTC

Analogous examples are available for STM32F0, STM32F2, STM32F3, STM32F4, STM32F7, STM32G4, STM32H7, STM32L0, STM32L1, STM32WB and STM32WL. If one example is not available in the STM32Cube for a given STM32 MCU, the user can adapt it.

## <span id="page-33-0"></span>**2.15 RTC3 secure and privileged protection modes**

Some STM32 MCUs can run in secure or non-secure mode. Each mode having its own environment, allowing a trustful zone, not accessible in non-secure mode, to be maintained in secure mode ( TrustZone feature).

A second level of restriction and security is available with part of each environment associated to a privileged or unprivileged mode.

On some products (see [Table 4](#page-3-0) and [Table 5](#page-5-0)), the registers programming allow the user to restrict the read/write operation on RTC/TAMP registers to secure or privileged modes. Some configuration bits establish the restriction only for some RTC registers. These registers/bits to program are product dependent, then not detailed here (refer to the product reference manual).

*Note: The backup registers and the monotonic counter have their own protection mode settings.*

<span id="page-34-0"></span>

## **3 STM32L4 API and tamper detection application example**

## **3.1 STM32CubeL4 firmware libraries for tamper detection**

The RTC comes with:

- a firmware driver API abstracting the RTC features for the end user Refer to stm3214xx\_hal\_rtc.c and stm3214xx\_hal\_rtc\_ex.c files in \STM32Cube\_FW\_L4\_Vx.y.z\Drivers\STM32L4xx\_HAL\_Driver\
- a set of example projects in \STM32Cube\_FW\_L4\_Vx.y.z\Projects\STM32L476RG-Eval\Examples\RTC

## **3.2 X-CUBE-RTC for tamper detection**

X-CUBE-RTC shows an example where a real-time clock must be maintained alive while using as low power as possible (STM32CubeExpansion AN4759 RTC STM32L Vx.y.z\Projects\STM32L476G EVAL\RTC TamperVBATT).

The firmware implements:

- a few hints in order to ensure a low current consumption
- a display in the debugger (date and time, timestamp date and time) and on LEDs (power-up events, reset events, tamper events, error)
- a display on the TFT screen, using STemWin library
- tampering detection capability, both when the main power supply  $(V_{DD})$  is present and when the RTC is battery powered
- ability to timestamp the tampering event
- ability to erase the backup registers that may contain sensitive data upon tamper detection

#### <span id="page-35-0"></span>The application flowchart is shown in the figure below.





## **3.3 Tamper detection application example (STM32L4)**

#### **3.3.1 Hardware setup**

<span id="page-36-0"></span>*STI* 

In order to use the application example project, the user needs a STM32L476G evaluation board (STM32L476G‑EVAL).

#### **Figure 19. STM32L476G-EVAL board**



Supply the board using the USB cable and tie PA0 (tamper pin 2) to 0, with the following actions:

- Remove the jumper JP7.
- Connect the CN7 pin 37 to GND.

*Note: PC13 (tamper pin 1) connected to the blue push-button is not used in this demonstration firmware as it is connected to an external pull-down resistor preventing the use of the tamper detection on level with internal pull-up (the lowest consumption mode).*

For more information, refer to the user manual *Evaluation board with STM32L476ZGT6 MCU* (UM1855).

## **3.3.2 Software setup**

Open the project under the user favorite IDE (integrated development environment). For IAR Embedded Workbench<sup>®</sup>, open the project.eww file. For Keil<sup>®</sup> MDK--ARM, open the project.uvprojx file, compile and launch the debug session. For SW4STM32, open the SW4STM32 toolchain, browse to the SW4STM32 workspace directory, select and import the project RTC\_TamperVBATT. Launching the debug session loads the program in the internal Flash memory and executes it.

<span id="page-37-0"></span>

In IAR Embedded Workbench debug session, the user can view the calendar and tamper event timestamp (time and date) by opening a *Live watch* window (View\Live watch) and observe the following global variables:

- aShowTime
- aShowDate
- aShowTimeStampTime
- aShowTimeStampDate

The same observation can be done using MDK-ARM development tools. To open the *Watch1* window, do View\Watch Windows\Watch1.

#### **3.3.3 LED meaning**

- LD1 (green): tamper event detected
	- TFT displays: the tamper date and tamper time are different from their initialization state.
- LD2 (orange): power-on reset occurred
	- TFT displays: the tamper date and tamper time are at their initialization state.
- LD3 (red): error (RTC or RCC configuration error, backup registers not erased) TFT displays: "error occurred" is displayed.
- LD4 (blue): reset occurred TFT displays: the tamper date and tamper time are at their initialization state.

#### **3.3.4 Tamper detection during normal operation**

Disconnect the debugger. A power-on reset can be generated by removing the JP17 jumper and placing it again on ST-LINK.

Open PA0 (input is now floating), the LD1 lights showing that a tamper event is detected. On TFT, the tampering date and time are updated with the timestamp of the tamper event.

*Note: A long delay (up to 2 seconds) may be observed before the tamper event is detected. This is due to the trade-off in the tamper detection frequency (TAMPFREQ) chosen to ensure the lowest power consumption.* A reset can be applied by pushing the black reset button. The application is now able the detect a new tamper event.

#### **3.3.5 Tamper detection when main power supply is off**

If the user supplies the VBAT pin with the external CR1220 battery (JP12 on BAT position), the tamper event can be detected even if the main power supply is off, with the following steps:

- Remove the JP17 jumper.
- Open PA0.
- Tie PA0 to GND (simulating that the end-user takes care to close the box containing the electronics before supplying it again).
- Set JP17 on STIk.
- The LD1 lights showing that a tamper event has been detected during the power-down. On TFT, the tamper date and tamper time are updated with the timestamp of the tamper event
- *Note: If the user supplies the VBAT pin with 3 V (JP12 on VDD position), the RTC is no longer supplied when the main power supply is switched off. The application is no longer able to detect the tampering event while the main power supply is off.*

<span id="page-38-0"></span>

## **4 STM32L4 API and smooth digital calibration application example**

## **4.1 STM32CubeL4 firmware libraries for smooth calibration**

The timer peripheral comes with:

- a firmware driver API abstracting the timer features for the end-user Refer to stm3214xx\_hal\_tim.c and stm3214xx\_hal\_tim\_ex.c files in \STM32Cube\_FW\_L4\_Vx.y.z\Drivers\STM32L4xx\_HAL\_Driver\
- a set of example projects in \STM32Cube\_FW\_L4\_Vx.y.z\Projects\STM32L476RG-Nucleo\Examples\TIM

The RTC comes with:

- a firmware driver API abstracting the RTC features for the end-user Refer to stm32l4xx\_hal\_rtc.c and stm32l4xx\_hal\_rtc\_ex.c files in \STM32Cube\_FW\_L4\_Vx.y.z\Drivers\STM32L4xx\_HAL\_Driver\
- a set of example projects in \STM32Cube\_FW\_L4\_Vx.y.z\Projects\STM32L476RG-Nucleo\Examples\RTC

## **4.2 X-CUBE-RTC for smooth calibration**

X-CUBE-RTC shows an implementation of the smooth digital calibration feature of the RTC (using also the GPTIMER HAL API).

In this example, the RTC CLK is smoothly calibrated based on an external 1 Hz reference (STM32CubeExpansion\_AN4759\_RTC\_STM32L\_Vx.y.z\Projects\STM32L476RG\_Nucleo\RTC\_SmoothCalib).

The firmware implements:

- a GPTIMER (general-purpose timer) in Master mode using channel 1 in output compare mode (and using an external trigger clock)
- a GPTIMER in Master mode using channel 1 in input capture mode and channel 2 in output compare mode This timer is also configured to use the LSE clock thanks to the TIM option register.
- the RTC with the CALR register programming
- GPIOs to connect the input 1 Hz reference clock and the "corrected" RTC\_OUT\_CALIB clock

## **4.3 Smooth calibration application example (STM32L4)**

#### **4.3.1 Hardware setup**

<span id="page-39-0"></span>*kyi* 

In order to use the application example project, the user needs a STM32L476RG Nucleo board (NUCLEO‑L476RG).

#### **Figure 20. NUCLEO-L476RG board**



Note: this picture is not contractual.

Supply the board using the USB cable and perform the following actions:

- Connect PD2 to a signal generator driving 1 Hz clock with 3.3 V amplitude. It is advised to control the generated frequency at few ppm.
- Connect PB2 to an oscilloscope (the accuracy of the frequency measurement is ideally in the range of 1 ppm).

### **4.3.2 Software setup**

Open the project under the user favorite IDE. For IAR Embedded Workbench, open the RTC SmothCalib. eww file. For MDK-ARM, open the RTC SmoothCalib.uvprojx file. For SW4STM32, open the SW4STM32 toolchain, browse to the SW4STM32 workspace directory, select and import the project RTC\_SmoothCalib. Compile and launch the debug session. It loads the program in the internal Flash memory and executes it. After a maximum of 64 seconds, make a frequency measurement of the CALIB\_OUT clock on PB2. The user gets a frequency accurate at 1 ppm compared to the 1 Hz reference clock sent on PD2.

The user can then modify the PD2 clock by few ppm, wait 64 seconds, and check that the PB2 clock has been changed accordingly.

Under debugger, the user can monitor the evolution of the CALR register fields (CALP and CALM).



#### <span id="page-40-0"></span>**4.3.3 Smooth calibration application principle**

The figure below provides a block diagram of the smooth digital calibration application.

#### **Figure 21. Block diagram of a smooth digital calibration**



This application is based on the following steps:

- 1. A 1 Hz reference clock is connected to TIM3 through the PD2 GPIO.
- 2. TIM3 is configured to generate a rising edge after 32 x 1 Hz reference rising edges. This gives an event every 32 s.
- 3. TIM2 is configured to increment its counter on CLK\_RTC, to get the counter value on the rising edge generated by TIM3, and to store it in TIM2\_CCR1 register. Then TIM2 counter is reset.
- 4. The Cortex-M4 core gets the TIM2 CCR1 value, compares it with the number of CLK\_RTC cycles expected in 32 s and processes the comparison results to update the CALP and CALM[8:0] in RTC\_CALR. The calibration is continuous.

#### **4.3.4 Run time observations**

The following steps are needed to check the correct functionality:

- 1. Modify the 1 Hz reference clock (for instance by forcing 1.0001 Hz).
- 2. Wait 2 x 32 s.
- 3. Measure the output frequency. Depending on the accuracy of the generator and the measurement device used, the user can see around 1 ppm accuracy.

The user can also monitor in Debug mode:

- CALP and CALM[8:0] in RTC\_CALR
- TIM2 CCR1 register (contains the number of CLK\_RTC cycles within a 32 s window)

#### **4.3.5 Porting suggestions**

The software example expects that the TIM2 is more than 20 bit, 32 bit in case of L476RB. With products featuring only 16-bit timers it is recommended to keep track of 16-bit timer overflows using the software and perform the calibration with 16-th overflow to compensate for the missing 4 bits.

<span id="page-41-0"></span>

## **5 STM32L0 API and tampering detection application example**

## **5.1 STM32CubeL0 firmware libraries**

The RTC comes with:

- a firmware driver API abstracting RTC features for the end-user Refer to stm3210xx\_hal\_rtc.c and stm3210xx\_hal\_rtc\_ex.c files in \STM32Cube\_FW\_L0\_Vx.y.z\Drivers\STM32L0xx\_HAL\_Driver\
- a set of example projects in \STM32Cube\_FW\_L0\_Vx.y.z\Projects\STM32L053R8-Nucleo\Examples\RTC

## **5.2 X-CUBE-RTC for tamper detection**

X-CUBE-RTC shows an example where a real-time clock must be maintained alive while using as less power as possible (STM32CubeExpansion\_AN4759\_RTC\_STM32L\_Vx.y.z\Projects\STM32L053R8-Nucleo\RTC\_Tamper. The firmware implements:

- a few hints order to ensure a low current consumption
- a display in the debugger (date and time, timestamp date and time) and on a single LED (power-up events, reset events, tamper events, error)
- tampering detection capability
- ability to timestamp the tampering event
- ability to erase the backup registers that may contain sensitive data upon tamper detection

The application flowchart is shown in [Figure 18](#page-35-0).

## **5.3 Tamper detection application example (STM32L0)**

#### **5.3.1 Hardware setup**

In order to use the application example project, the user needs a STM32L053R8 Nucleo board (NUCLEO-L053R8).

#### **Figure 22. NUCLEO-L053R8 board**



Note: this picture is not contractual.

<span id="page-42-0"></span>Supply the board using the USB cable. In this example, the B1 push button is used to simulate the external tamper event. The user can observe the software "private variables" on LED LD2 and CN5 pin 6 (SCK/D13). Details regarding the LED LD2 behavior are available in main.c file.



#### **5.3.2 Software setup**

Open the project under the user favorite IDE (integrated development environment). For IAR Embedded Workbench, open the project.eww file. For Keil MDK-ARM, open the project.uvprojx file, compile and launch the debug session. For SW4STM32, open the SW4STM32 toolchain, browse to the SW4STM32 workspace directory, select and import the project RTC\_Tamper.

Compile and launch the debug session. This loads the program in the internal Flash memory and executes it. In IAR Embedded Workbench debug session, the user can view the calendar and tamper event timestamp (time and date) by opening a *Live watch* window (View\Live watch) and observe the following global variables:

- aShowTime
- aShowDate
- aShowTimeStampTime
- aShowTimeStampDate

The user can add and follow these private variables with:

- LED1 Green Tamper event detected
- LED2\_Red\_Power\_On\_Reset\_occurred
- LED3\_Red\_Error
- LED4\_Blue\_Reset\_occurred

The same observation can be done using MDK-ARM development tools. To open the *Watch1* window, do View\Watch Windows\Watch1.

#### **5.3.3 LED meaning**

Only one LED (LD2) is available on the STM32L053R8 Nucleo board. To match with the STM32L4 examples, described in [Section 3.3 ,](#page-36-0) LED1, LED2, LED3 and LED4 are replaced by the following integers:

- uint32\_t LED1\_Green\_Tamper\_event\_detected: set when tamper1 event is detected (LED1 equivalent)
- uint32 t LED2 Red Power On Reset occurred: set when power-on reset is detected (LED2 equivalent)
- uint32 t LED3 Red Error: set in errors cases (LED3 equivalent)
- uint32 t LED4 Blue Reset occurred: set when reset is detected (B2 black push button, LED4 equivalent)

The user can observe these private variables using the live watch feature in the debugger, or on LED LD2 and CN5 pin 6 (SCK/D13). Regarding the LED LD2 behavior, see details in main.c file.

<span id="page-43-0"></span>

### **5.3.4 Tampering detection during normal operation**

#### **Step 1**

A power-on reset can be generated by disconnecting/connecting the USB cable on CN1.

#### **Table 18. Tamper detection status when a power-on reset is detected**



#### **Step 2**

Push B1 to simulate a tamper event.

#### **Table 19. Tamper detection status when a tamper event is detected (after a power-on reset)**



#### **Step 3**

Push B2 to simulate a reset.

#### **Table 20. Tamper detection status when a reset is detected**



#### **Step 4**

Push B1 to simulate a tamper event.

#### **Table 21. Tamper detection status when a tamper event is detected (after a reset)**



<span id="page-44-0"></span>

## **6 STM32L5 API and smooth digital calibration application example**

## **6.1 STM32CubeL5 firmware libraries for smooth calibration application**

The timer peripheral (TIM) comes with:

- a firmware driver API abstracting TIM features for the end-user Refer to stm3215xx\_hal\_tim.c and stm3215xx\_hal\_tim\_ex.c files in \STM32Cube\_FW\_L5\_Vx.y.z\Drivers\STM32L5xx\_HAL\_Driver\
- a set of example projects in \STM32Cube\_FW\_L5\_Vx.y.z\Projects\ NUCLEO-L552ZE-Q\Examples\TIM

The RTC comes with:

- a firmware driver API abstracting TIM features for the end-user Refer to stm3215xx\_hal\_rtc.c and stm3215xx\_hal\_rtc\_ex.c files in \STM32Cube\_FW\_L5\_Vx.y.z\Drivers\STM32L5xx\_HAL\_Driver\
- a set of example projects in \STM32Cube\_FW\_L5\_Vx.y.z\Projects\ NUCLEO-L552ZE-Q\Examples\RTC

## **6.2 X-CUBE-RTC for smooth calibration**

X-CUBE-RTC shows an implementation of the smooth digital calibration feature of the RTC (using also the GPTIMER HAL API).

In this example, the RTC\_CLK is smoothly calibrated based on an external 1 Hz reference (STM32CubeExpansion\_AN4759\_RTC\_STM32L\_Vx.y.z\Projects\NUCLEO-L552ZE-Q\RTC\_SmoothCalib). The firmware implements:

- a GPTIMER (general-purpose timer) in Master mode using channel 1 in output compare mode (and using an external trigger clock)
- a GPTIMER in Master mode using channel 1 in input capture mode and channel 2 in output compare mode This timer is also configured to use the LSE clock thanks to the TIM option register.
- the RTC with the CALR register programming
- GPIOs to connect the input 1 Hz reference clock and the "corrected" RTC\_OUT\_CALIB clock

## **6.3 Smooth calibration application example (STM32L5)**

#### **6.3.1 Hardware setup**

<span id="page-45-0"></span>577

In order to use the application example project, the user needs a STM32L552ZE-Q Nucleo board (NUCLEO‑L552ZE-Q)

#### **Figure 24. NUCLEO-L552ZE-Q board**



Note: this picture is not contractual.

Supply the board using the USB cable and perform the following actions:

- Connect PE2 to a signal generator driving 1 Hz clock with 3.3 V amplitude. It is advised to control the generated frequency at few ppm.
- Connect PB2 to an oscilloscope (the accuracy of the frequency measurement is ideally in the range of 1 ppm).

### **6.3.2 Software setup**

Open the project under the user favorite IDE. For IAR Embedded Workbench, open the RTC\_SmoothCalib.eww file. For MDK-ARM, open the RTC SmoothCalib.uvprojx file. For STM32CubeIDE, open the .cproject file. Compile and launch the debug session. It loads the program in the internal Flash memory and executes it. After a maximum of 64 seconds, make a frequency measurement of the CALIB OUT clock on PB2. The user gets a frequency accurate at 1 ppm compared to the 1 Hz reference clock sent on PE2.

The user can then modify the PE2 clock by few ppm, wait 64 seconds, and check that the PB2 clock has been changed accordingly.

Under debugger, the user can monitor the evolution of the CALR register fields (CALP and CALM).

<span id="page-46-0"></span>

## **6.3.3 Smooth calibration principle**

[Figure 21](#page-40-0) provides a block diagram of the smooth digital calibration application.

This application is based on the following steps:

- 1. A 1 Hz reference clock is connected to TIM3 through the PE2 GPIO.
- 2. TIM3 is configured to generate a rising edge after 32 x 1 Hz reference rising edges. This gives an event every 32 s.
- 3. TIM2 is configured to increment its counter on CLK\_RTC, to get the counter value on the rising edge generated by TIM3, and to store it in TIM2\_CCR1 register. Then, TIM2 counter is reset.
- 4. The Cortex-M33 core gets the TIM2 CCR1 value, compares it with the number of CLK\_RTC cycles expected in 32 s and processes the comparison results to update the CALP and CALM[8:0] in RTC\_CALR.

The calibration is continuous.

### **6.3.4 Run time observations**

The following steps are needed to check the correct functionality:

- 1. Modify the 1 Hz reference clock (for instance by forcing 1.0001 Hz).
- 2. Wait 2 x 32 s.
- 3. Measure the output frequency. Depending on the accuracy of the generator and the measurement device used, the user can see around 1 ppm accuracy.

The user can also monitor in Debug mode:

- CALP and CALM[8:0] in RTC\_CALR
- TIM2 CCR1 register (contains the number of CLK\_RTC cycles within a 32 s window)

<span id="page-47-0"></span>

## **7 STM32L5 API and synchronization application example**

STM32CubeL5 firmware libraries are the same as in [Section 6.1](#page-44-0) .

## **7.1 X-CUBE-RTC for synchronization application**

X-CUBE-RTC shows an implementation of the RTC calendar synchronization with the HSE (provided by an external signal: HSE bypass feature used)

(STM32CubeExpansion\_AN4759\_RTC\_STM32L\_Vx.y.z\Projects\NUCLEO-L552ZE-Q\RTC\_Synchronization). The firmware implements:

- TIM1 in Master mode with update interrupt activated to generate an interruption each second. It is configured to exploit an external 16 MHz signal thanks to the bypass of HSE clock. A PLL is also used for the timer to be clocked by a 100 MHz signal.
- the RTC with the SHIFTR register programming
- GPIO: RTC\_OUT CALIB to check if the RTC 1 Hz output frequency is really 1 Hz (synchronization does not affect the RTC\_OUT CALIB output but this signal needs to be as close as possible to 1 Hz for the synchronization to work)

The user LED2 (PB7) is used to visualize the 1-s period and the good working of the application.

## **7.2 Synchronization application example (STM32L5)**

### **7.2.1 Hardware setup**

In order to use the application example project, the user needs a STM32L552ZE-Q Nucleo board (NUCLEO‑L552ZE-Q). Supply the board using the USB cable.

The TIM1 clock source is HSE. However, the X3 crystal associated to HSE is not implemented by default on the Nucleo board. Then, the application exploits the HSE bypass functionality of the STM32 to input an external 16 MHz signal to substitute the crystal (for this feature, the user must have SB142 ON, SB145 ON, SB143 OFF, SB6 OFF, SB7 OFF). This signal must be generated on PH0 (position 29 on CN11, right next to the connection A1 of CN9).

The internal HSI clock is not used since it is less precise than the LSE oscillator that clocks the RTC. Moreover, the HSE external 16 MHz signal must be more precise than the LSE.

The user can check that the RTC prescalers are well configured for the board by verifying a 1 Hz signal is output on PB2 (RTC\_OUT CALIB output).

#### **7.2.2 Software setup**

Open the project under the user favorite IDE. For IAR Embedded Workbench, open the RTC Synchronization .eww file. For MDK-ARM, open the RTC Synchronization.uvprojx file. For STM32CubeIDE, open the .cpr oject file.

Compile and launch the debug session. It loads the program in the internal Flash memory and executes it.

#### **7.2.3 Synchronization application principle**

This application is based on the following steps:

- 1. TIM1 is configured and launched to generate an interruption each second (APB2 timer clock = 100 MHz).
- 2. RTC is configured and launched including its calendar (RTC clock = LSE).
- 3. The 1-second period counted by the TIM1 interruptions allows a more precise time base than with RTC (the external HSE bypass signal must be more precise than LSE).
- 4. With this time base and thanks to the subsecond register, the advance/delay of the RTC clock can be analysed on the TIM1 1-second period.
- 5. With the SHIFTR register, this advance or delay is compensated.

The synchronization is continuous.

### **7.2.4 Run time observations**

<span id="page-48-0"></span>kv/

The following steps are needed to check the correct functionality:

- Set the SYNCHRO\_ACTIVATED to 0 and observe the time elapsed variable deriving (getting away from 255/1 sec). The user can monitor it in Debug mode.
- Set the SYNCHRO\_ACTIVATED to 1 and observe that the time elapsed variable derivation is less important.

time elapsed embodies the 1-second period measured for RTC.

*Note: A typical quartz has an uncertainty of 53 s/month. This uncertainty must be attenuated with synchronization that is efficient if the clock used (external 16 MHz in the present case) has a better uncertainty. Using an HSE X3 crystal is not so efficient if the LSE crystal has the same uncertainty.*

> To check that the application runs properly, the user can also visualize the user LED2 blinking each second and the RTC\_OUT CALIB output on the PB2 pin (these two observations do not witness the efficiency of the synchronization but can help the user to understand what happens).

<span id="page-49-0"></span>

## **8 STM32L5 API and reference clock detection application example**

STM32CubeL5 firmware libraries are the same as in [Section 6.1](#page-44-0) .

## **8.1 X-CUBE-RTC for reference clock detection application**

X-CUBE-RTC shows an implementation of the reference clock detection (STM32CubeExpansion\_AN4759\_RTC\_STM32L\_Vx.y.z\Projects\NUCLEO-L552ZE-Q\RTC\_RefClockDetection). The firmware implements:

- TIM1 in Master mode with update interrupt activated to generate an interruption each second. It is configured to use the HSI clock through a PLL to be clocked by a 100 MHz signal (HSI is less precise than the LSE clocking the RTC but allows the measure of the RTC period without the need to inject another signal than the 50/60 Hz one).
- the RTC with the activation of the reference clock detection feature
- GPIO: RTC\_OUT CALIB (PB2) to check if the RTC 1 Hz output frequency is really 1 Hz. The user LED2 (PB7) to visualize the 1-second period and the good working of the application. The RTC\_REFIN pin (PB15) to host the 50/60 Hz signal used as the reference clock detected.

## **8.2 Reference clock detection application example**

#### **8.2.1 Hardware setup**

In order to use the application example project, the user needs a STM32L552ZE-Q Nucleo board (NUCLEO‑L552ZE-Q). Supply the board using the USB cable.

As indicated by the application name, a reference clock must be delivered to the STM32 for this application. For this goal, the user has to take a 50/60 Hz signal more precise than the LSE clock of the Nucleo board, and to inject it on the PB15 pin (position 26 on CN12 of the Nucleo board).

The user can check that the RTC prescalers are well configured for the board by verifying a 1 Hz signal is output on PB2 (RTC\_OUT CALIB output).

#### **8.2.2 Software setup**

Open the project under the user favorite IDE. For IAR Embedded Workbench, open the RTC Synchronization .eww file. For MDK-ARM, open the RTC Synchronization.uvprojx file. For STM32CubeIDE, open the .cpr oject file.

Compile and launch the debug session. It loads the program in the internal Flash memory and executes it.

#### **8.2.3 Reference clock detection principle**

This application performs the following steps:

- 1. TIM1 is configured and launched to generate an interruption each second (APB2 timer clock = 100 MHz).
- 2. RTC is configured and launched including its calendar and reference clock detection feature (RTC clock = LSE).
- 3. When the 50/60 Hz signal is available on PB15, the RTC automatically aligns the rising edges of this reference clock with the ones of the output of the synchronous RTC prescaler (1 Hz clock). Thus, the RTC 1 Hz clock is synchronized with the signal provided by the user.
- 4. The 1-second period counted by the TIM1 interruptions allows the measure of the RTC period. The HSI (TIM1 clock source) is less precise than the LSE (RTC clock source). The LSE is synchronized with an even more precised reference clock by the way. Thus, this measure is made for testing the application.

The reference clock detection and synchronization are continuous. If the reference is lost, the RTC is still clocked by LSE.

## <span id="page-50-0"></span>**8.2.4 Run time observations**

The following steps are needed to check the correct functionality:

- Set the CLK\_REF\_ACTIVATED to 0 and observe the time elapsed variable deriving (getting away from 255/1 s). The user can monitor it in Debug mode.
- Set the CLK\_REF \_ACTIVATED to 1 and observe that the time elapsed variable derivation is less important.

time elapsed embodies the 1-second period measured for RTC.

*Note: A typical quartz has an uncertainty of 53 s/month. This uncertainty must be attenuated with the reference clock detection and synchronization.*

> Moreover, to check that the application runs properly, the user can also visualize the user LED2 blinking each second and the RTC\_OUT CALIB output on PB2 pin (these two observations do not witness the efficiency of the reference synchronization).

## <span id="page-51-0"></span>**9 STM32L5 API and internal tamper detection application example**

## **9.1 X-CUBE-RTC for internal tamper detection application**

X-CUBE-RTC shows an implementation of the internal tamper detection in the folder: STM32CubeExpansion\_AN4759\_RTC\_STM32L\_Vx.y.z\Projects\NUCLEO-L552ZE-Q \RTC\_InternalTamperCalOvf

This example uses the RTC firmware driver API mentioned in [Section 6](#page-44-0) and Section 7. It is developed for the NUCLEO-L552ZE-Q board and exploits the ITAMP5 signal associated to a RTC calendar overflow event.

The user must supply the Nucleo board via USB, then compile and run the firmware with the preferred IDE. For IAR Embedded Workbench, open the RTC\_Synchronization.eww file. For MDK-ARM, open the RTC\_Synchr onization.uvprojx file. For STM32CubeIDE, open the .cproject file.

The X-CUBE-RTC simply configures the RTC calendar at 23:59:30 on the 31st of December of the year xx99 and activates the internal tamper 5. The user can choose the polling mode or interrupt mode with the ITAMP\_INTERRUPT constant in main.h: 1 is interrupt mode, 0 is polling mode.

When the seconds pass 59, the internal tamper event occurs and the green user led 1 PC7 if in polling mode, or the blue user LED2 PB7 if in interrupt mode, is turned on.

RTC\_DR and RTC\_TR allow the contents of the RTC calendar to be observed in debug mode.

The user can easily modify this example to exploit all the others internal tamper event sources.

## <span id="page-52-0"></span>**Revision history**

### **Table 22. Document revision history**





## **Contents**



# $\sqrt{2}$







## <span id="page-57-0"></span>**List of tables**



## <span id="page-58-0"></span>**List of figures**



#### **IMPORTANT NOTICE – READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products and/or to this document at any time without notice. Pu products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to [www.st.com/trademarks.](http://www.st.com/trademarks) All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2022 STMicroelectronics – All rights reserved